The Design and Implementation of the FreeBSD Operating System, Second Edition
Now available: The Design and Implementation of the FreeBSD Operating System (Second Edition)


[ source navigation ] [ diff markup ] [ identifier search ] [ freetext search ] [ file search ] [ list types ] [ track identifier ]

FreeBSD/Linux Kernel Cross Reference
sys/dev/ic/i82801lpcreg.h

Version: -  FREEBSD  -  FREEBSD-13-STABLE  -  FREEBSD-13-0  -  FREEBSD-12-STABLE  -  FREEBSD-12-0  -  FREEBSD-11-STABLE  -  FREEBSD-11-0  -  FREEBSD-10-STABLE  -  FREEBSD-10-0  -  FREEBSD-9-STABLE  -  FREEBSD-9-0  -  FREEBSD-8-STABLE  -  FREEBSD-8-0  -  FREEBSD-7-STABLE  -  FREEBSD-7-0  -  FREEBSD-6-STABLE  -  FREEBSD-6-0  -  FREEBSD-5-STABLE  -  FREEBSD-5-0  -  FREEBSD-4-STABLE  -  FREEBSD-3-STABLE  -  FREEBSD22  -  l41  -  OPENBSD  -  linux-2.6  -  MK84  -  PLAN9  -  xnu-8792 
SearchContext: -  none  -  3  -  10 

    1 /*      $NetBSD: i82801lpcreg.h,v 1.16 2022/09/22 14:45:33 riastradh Exp $      */
    2 
    3 /*-
    4  * Copyright (c) 2004 The NetBSD Foundation, Inc.
    5  * All rights reserved.
    6  *
    7  * This code is derived from software contributed to The NetBSD Foundation
    8  * by Minoura Makoto.
    9  *
   10  * Redistribution and use in source and binary forms, with or without
   11  * modification, are permitted provided that the following conditions
   12  * are met:
   13  * 1. Redistributions of source code must retain the above copyright
   14  *    notice, this list of conditions and the following disclaimer.
   15  * 2. Redistributions in binary form must reproduce the above copyright
   16  *    notice, this list of conditions and the following disclaimer in the
   17  *    documentation and/or other materials provided with the distribution.
   18  *
   19  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
   20  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
   21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
   22  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
   23  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
   24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
   25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
   26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
   27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
   28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
   29  * POSSIBILITY OF SUCH DAMAGE.
   30  */
   31 
   32 /*
   33  * Intel 82801 Series I/O Controller Hub (ICH) -- LPC Interface Bridge part
   34  *   register definitions.
   35  */
   36 
   37 #ifndef _DEV_IC_I82801LPCREG_H_
   38 #define _DEV_IC_I82801LPCREG_H_
   39 /*
   40  * PCI configuration registers
   41  */
   42 #define LPCIB_PCI_PMBASE        0x40
   43 #define LPCIB_PCI_PM_SIZE       0x00000080
   44 #define LPCIB_PCI_ACPI_CNTL     0x44
   45 # define LPCIB_PCI_ACPI_CNTL_EN (1 << 4)
   46 /* GPIO config registers ICH6+ */
   47 #define LPCIB_PCI_GPIO_BASE_ICH6        0x48
   48 #define LPCIB_PCI_GPIO_CNTL_ICH6        0x4c
   49 #define LPCIB_PCI_BIOS_CNTL     0x4c /* actually 0x4e */
   50 #define LPCIB_PCI_BIOS_CNTL_BWE (0x0001 << 16) /* write enable */
   51 #define LPCIB_PCI_BIOS_CNTL_BLE (0x0002 << 16) /* lock enable */
   52 #define LPCIB_PCI_TCO_CNTL      0x54
   53 /* GPIO config registers ICH0-ICH5 */
   54 #define LPCIB_PCI_GPIO_BASE     0x58
   55 #define LPCIB_PCI_GPIO_SIZE     0x00000080
   56 #define LPCIB_PCI_GPIO_CNTL     0x5c
   57 #define LPCIB_PCI_GPIO_CNTL_EN  (1 << 4)
   58 #define LPCIB_PCI_PIRQA_ROUT    0x60
   59 #define LPCIB_PCI_PIRQB_ROUT    0x61
   60 #define LPCIB_PCI_PIRQC_ROUT    0x62
   61 #define LPCIB_PCI_PIRQD_ROUT    0x63
   62 #define LPCIB_PCI_SIRQ_CNTL     0x64
   63 #define LPCIB_PCI_PIRQE_ROUT    0x68
   64 #define LPCIB_PCI_PIRQF_ROUT    0x69
   65 #define LPCIB_PCI_PIRQG_ROUT    0x6a
   66 #define LPCIB_PCI_PIRQH_ROUT    0x6b
   67 #define LPCIB_PCI_D31_ERR_CFG   0x88
   68 #define LPCIB_PCI_D31_ERR_STS   0x8a
   69 #define LPCIB_PCI_PCI_DMA_C     0x90
   70 #define LPCIB_PCI_GEN_PMCON_1   0xa0
   71 # define LPCIB_PCI_GEN_PMCON_1_SS_EN    0x08
   72 #define LPCIB_PCI_GEN_PMCON_2   0xa2
   73 #define LPCIB_PCI_GEN_PMCON_3   0xa4
   74 #define LPCIB_PCI_STPCLK_DEL    0xa8
   75 #define LPCIB_PCI_GPI_ROUT      0xb8
   76 #define LPCIB_PCI_TRP_FWD_EN    0xc0
   77 #define LPCIB_PCI_MON4_TRP_RNG  0xc4
   78 #define LPCIB_PCI_MON5_TRP_RNG  0xc5
   79 #define LPCIB_PCI_MON6_TRP_RNG  0xc6
   80 #define LPCIB_PCI_MON7_TRP_RNG  0xc7
   81 #define LPCIB_PCI_MON_TRP_MSK   0xcc
   82 #define LPCIB_PCI_GEN_CNTL      0xd0
   83 #define LPCIB_ICH5_HPTC_EN              0x00020000
   84 #define LPCIB_ICH5_HPTC_WIN_MASK        0x0000c000
   85 #define LPCIB_ICH5_HPTC_0000            0x00000000
   86 #define LPCIB_ICH5_HPTC_0000_BASE       0xfed00000
   87 #define LPCIB_ICH5_HPTC_1000            0x00008000
   88 #define LPCIB_ICH5_HPTC_1000_BASE       0xfed01000
   89 #define LPCIB_ICH5_HPTC_2000            0x00010000
   90 #define LPCIB_ICH5_HPTC_2000_BASE       0xfed02000
   91 #define LPCIB_ICH5_HPTC_3000            0x00018000
   92 #define LPCIB_ICH5_HPTC_3000_BASE       0xfed03000
   93 #define LPCIB_PCI_GEN_STA       0xd4
   94 # define LPCIB_PCI_GEN_STA_SAFE_MODE    (1 << 2)
   95 # define LPCIB_PCI_GEN_STA_NO_REBOOT    (1 << 1)
   96 #define LPCIB_PCI_BACK_CNTL     0xd5
   97 #define LPCIB_PCI_RTC_CONF      0xd8
   98 #define LPCIB_PCI_COM_DEC       0xe0
   99 #define LPCIB_PCI_LPCFDD_DEC    0xe1
  100 #define LPCIB_PCI_SND_DEC       0xe2
  101 #define LPCIB_PCI_FWH_DEC_EN1   0xe3
  102 #define LPCIB_PCI_GEN1_DEC      0xe4
  103 #define LPCIB_PCI_LPC_EN        0xe6
  104 #define LPCIB_PCI_FWH_SEL1      0xe8
  105 #define LPCIB_PCI_GEN2_DEC      0xec
  106 #define LPCIB_PCI_FWH_SEL2      0xee
  107 #define LPCIB_PCI_FWH_DEC_EN2   0xf0
  108 #define LPCIB_PCI_FUNC_DIS      0xf2
  109 
  110 /*
  111  * Power management I/O registers
  112  *  (offset from PMBASE)
  113  */
  114 #define PMC_PM1_STS             0x00 /* ACPI PM1a_EVT_BLK fixed event status */
  115 #define PMC_PM1_EN              0x02 /* ACPI PM1a_EVT_BLK fixed event enable */
  116 #define PMC_PM1_CNT             0x04 /* ACPI PM1a_CNT_BLK */
  117 #define PMC_PM1_TMR             0x08 /* ACPI PMTMR_BLK power mgmt timer */
  118 #define PMC_PROC_CNT            0x10 /* ACPI P_BLK processor control */
  119 #define PMC_LV2                 0x14 /* ACPI P_BLK processor C2 control */
  120 #define PMC_PM_CTRL             0x20 /* ACPI Power Management Control */
  121 # define PMC_PM_SS_STATE_LOW            0x01 /* SpeedStep Low Power State */
  122 #define PMC_GPE0_STS            0x28 /* ACPI GPE0_BLK GPE0 status */
  123 #define PMC_GPE0_EN             0x2c /* ACPI GPE0_BLK GPE0 enable */
  124 #define PMC_SMI_EN              0x30
  125 # define PMC_SMI_EN_INTEL_USB2_EN       (1 << 18)
  126 # define PMC_SMI_EN_LEGACY_USB2_EN      (1 << 17)
  127 # define PMC_SMI_EN_PERIODIC_EN         (1 << 14)
  128 # define PMC_SMI_EN_TCO_EN              (1 << 13)
  129 # define PMC_SMI_EN_MCSMI_EN            (1 << 11)
  130 # define PMC_SMI_EN_BIOS_RLS            (1 << 7)
  131 # define PMC_SMI_EN_SWSMI_TMR_EN        (1 << 6)
  132 # define PMC_SMI_EN_APMC_EN             (1 << 5)
  133 # define PMC_SMI_EN_SLP_SMI_EN          (1 << 4)
  134 # define PMC_SMI_EN_LEGACY_USB_EN       (1 << 3)
  135 # define PMC_SMI_EN_BIOS_EN             (1 << 2)
  136 # define PMC_SMI_EN_EOS                 (1 << 1)
  137 # define PMC_SMI_EN_GBL_SMI_EN          (1 << 0)
  138 #define PMC_SMI_STS             0x34
  139 #define PMC_ALT_GP_SMI_EN       0x38
  140 #define PMC_ALT_GP_SMI_STS      0x3a
  141 #define PMC_MON_SMI             0x40
  142 #define PMC_DEVACT_STS          0x44
  143 #define PMC_DEVTRAP_EN          0x48
  144 #define PMC_BUS_ADDR_TRACK      0x4c
  145 #define PMC_BUS_CYC_TRACK       0x4e
  146 #define PMC_PM_SS_CNTL          0x50            /* SpeedStep control */
  147 # define PMC_PM_SS_CNTL_ARB_DIS         0x01    /* disable arbiter */
  148 #define PMC_TCO_BASE            0x60
  149 
  150 /*
  151  * General Purpose I/O Registers
  152  *  (offset from GPIO_BASE)
  153  */
  154 #define LPCIB_GPIO_GPIO_USE_SEL         0x00
  155 #define LPCIB_GPIO_GP_IO_SEL            0x04
  156 #define LPCIB_GPIO_GP_LVL               0x0c
  157 #define LPCIB_GPIO_GPO_TTL              0x14
  158 #define LPCIB_GPIO_GPO_BLINK            0x18
  159 #define LPCIB_GPIO_GPI_INV              0x2c
  160 #define LPCIB_GPIO_GPIO_USE_SEL2        0x30
  161 #define LPCIB_GPIO_GP_IO_SEL2           0x34
  162 #define LPCIB_GPIO_GP_LVL2              0x38
  163 
  164 /*
  165  * SMBus controller registers.
  166  */
  167 
  168 /* PCI configuration registers */
  169 #define SMB_BASE        0x20            /* SMBus base address */
  170 #define SMB_HOSTC       0x40            /* host configuration */
  171 #define SMB_HOSTC_HSTEN         (1 << 0)        /* enable host controller */
  172 #define SMB_HOSTC_SMIEN         (1 << 1)        /* generate SMI */
  173 #define SMB_HOSTC_I2CEN         (1 << 2)        /* enable I2C commands */
  174 
  175 /* SMBus I/O registers */
  176 #define SMB_HS          0x00            /* host status */
  177 #define SMB_HS_BUSY             (1 << 0)        /* running a command */
  178 #define SMB_HS_INTR             (1 << 1)        /* command completed */
  179 #define SMB_HS_DEVERR           (1 << 2)        /* command error */
  180 #define SMB_HS_BUSERR           (1 << 3)        /* transaction collision */
  181 #define SMB_HS_FAILED           (1 << 4)        /* failed bus transaction */
  182 #define SMB_HS_SMBAL            (1 << 5)        /* SMBALERT# asserted */
  183 #define SMB_HS_INUSE            (1 << 6)        /* bus semaphore */
  184 #define SMB_HS_BDONE            (1 << 7)        /* byte received/transmitted */
  185 #define SMB_HS_BITS             "\020\001BUSY\002INTR\003DEVERR\004BUSERR\005FAILED\006SMBAL\007INUSE\010BDONE"
  186 #define SMB_HC          0x02            /* host control */
  187 #define SMB_HC_INTREN           (1 << 0)        /* enable interrupts */
  188 #define SMB_HC_KILL             (1 << 1)        /* kill current transaction */
  189 #define SMB_HC_CMD_QUICK        (0 << 2)        /* QUICK command */
  190 #define SMB_HC_CMD_BYTE         (1 << 2)        /* BYTE command */
  191 #define SMB_HC_CMD_BDATA        (2 << 2)        /* BYTE DATA command */
  192 #define SMB_HC_CMD_WDATA        (3 << 2)        /* WORD DATA command */
  193 #define SMB_HC_CMD_PCALL        (4 << 2)        /* PROCESS CALL command */
  194 #define SMB_HC_CMD_BLOCK        (5 << 2)        /* BLOCK command */
  195 #define SMB_HC_CMD_I2CREAD      (6 << 2)        /* I2C READ command */
  196 #define SMB_HC_CMD_BLOCKP       (7 << 2)        /* BLOCK PROCESS command */
  197 #define SMB_HC_LASTB            (1 << 5)        /* last byte in block */
  198 #define SMB_HC_START            (1 << 6)        /* start transaction */
  199 #define SMB_HC_PECEN            (1 << 7)        /* enable PEC */
  200 #define SMB_HCMD        0x03            /* host command */
  201 #define SMB_TXSLVA      0x04            /* transmit slave address */
  202 #define SMB_TXSLVA_READ         (1 << 0)        /* read direction */
  203 #define SMB_TXSLVA_ADDR(x)      (((x) & 0x7f) << 1) /* 7-bit address */
  204 #define SMB_HD0         0x05            /* host data 0 */
  205 #define SMB_HD1         0x06            /* host data 1 */
  206 #define SMB_HBDB        0x07            /* host block data byte */
  207 #define SMB_PEC         0x08            /* PEC data */
  208 #define SMB_RXSLVA      0x09            /* receive slave address */
  209 #define SMB_SD          0x0a            /* receive slave data */
  210 #define SMB_SD_MSG0(x)          ((x) & 0xff)    /* data message byte 0 */
  211 #define SMB_SD_MSG1(x)          ((x) >> 8)      /* data message byte 1 */
  212 #define SMB_AS          0x0c            /* auxiliary status */
  213 #define SMB_AS_CRCE             (1 << 0)        /* CRC error */
  214 #define SMB_AS_TCO              (1 << 1)        /* advanced TCO mode */
  215 #define SMB_AC          0x0d            /* auxiliary control */
  216 #define SMB_AC_AAC              (1 << 0)        /* automatically append CRC */
  217 #define SMB_AC_E32B             (1 << 1)        /* enable 32-byte buffer */
  218 #define SMB_SMLPC       0x0e            /* SMLink pin control */
  219 #define SMB_SMLPC_LINK0         (1 << 0)        /* SMLINK0 pin state */
  220 #define SMB_SMLPC_LINK1         (1 << 1)        /* SMLINK1 pin state */
  221 #define SMB_SMLPC_CLKC          (1 << 2)        /* SMLINK0 pin is untouched */
  222 #define SMB_SMBPC       0x0f            /* SMBus pin control */
  223 #define SMB_SMBPC_CLK           (1 << 0)        /* SMBCLK pin state */
  224 #define SMB_SMBPC_DATA          (1 << 1)        /* SMBDATA pin state */
  225 #define SMB_SMBPC_CLKC          (1 << 2)        /* SMBCLK pin is untouched */
  226 #define SMB_SS          0x10            /* slave status */
  227 #define SMB_SS_HN               (1 << 0)        /* Host Notify command */
  228 #define SMB_SCMD        0x11            /* slave command */
  229 #define SMB_SCMD_INTREN         (1 << 0)        /* enable interrupts on HN */
  230 #define SMB_SCMD_WKEN           (1 << 1)        /* wake on HN */
  231 #define SMB_SCMD_SMBALDS        (1 << 2)        /* disable SMBALERT# intr */
  232 #define SMB_NDADDR      0x14            /* notify device address */
  233 #define SMB_NDADDR_ADDR(x)      ((x) >> 1)      /* 7-bit address */
  234 #define SMB_NDLOW       0x16            /* notify data low byte */
  235 #define SMB_NDHIGH      0x17            /* notify data high byte */
  236 
  237 /* ICH Chipset Configuration Registers (ICH6 and newer) */
  238 #define LPCIB_RCBA              0xf0
  239 #define LPCIB_RCBA_EN           0x00000001
  240 #define LPCIB_RCBA_SIZE         0x00004000
  241 #define LPCIB_GCS_OFFSET                0x3410
  242 #define LPCIB_GCS_NO_REBOOT             0x20
  243 #define LPCIB_RCBA_HPTC                 0x00003404
  244 #define LPCIB_RCBA_HPTC_EN              0x00000080
  245 #define LPCIB_RCBA_HPTC_WIN_MASK        0x00000003
  246 #define LPCIB_RCBA_HPTC_0000            0x00000000
  247 #define LPCIB_RCBA_HPTC_0000_BASE       0xfed00000
  248 #define LPCIB_RCBA_HPTC_1000            0x00000001
  249 #define LPCIB_RCBA_HPTC_1000_BASE       0xfed01000
  250 #define LPCIB_RCBA_HPTC_2000            0x00000002
  251 #define LPCIB_RCBA_HPTC_2000_BASE       0xfed02000
  252 #define LPCIB_RCBA_HPTC_3000            0x00000003
  253 #define LPCIB_RCBA_HPTC_3000_BASE       0xfed03000
  254 
  255 /*
  256  * System management TCO registers
  257  */
  258 #define TCO_RLD                 0x00
  259 #define TCO_TMR                 0x01 /* ICH5 and older */
  260 # define TCO_TMR_MASK           0x3f
  261 #define TCO_DAT_IN              0x02
  262 #define TCO_DAT_OUT             0x03
  263 #define TCO1_STS                0x04
  264 # define TCO1_STS_TIMEOUT               0x08
  265 #define TCO2_STS                0x06
  266 # define TCO2_STS_BOOT_STS              0x04
  267 # define TCO2_STS_SECONDS_TO_STS        0x02
  268 #define TCO1_CNT                0x08
  269 # define TCO1_CNT_TCO_LOCK              (1 << 12)
  270 # define TCO1_CNT_TCO_TMR_HLT           (1 << 11)
  271 # define TCO1_CNT_SEND_NOW              (1 << 10)
  272 # define TCO1_CNT_NMI2SMI_EN            (1 << 9)
  273 # define TCO1_CNT_NMI_NOW               (1 << 8)
  274 #define TCO2_CNT                0x0a
  275 #define TCO_MESSAGE1            0x0c
  276 #define TCO_MESSAGE2            0x0d
  277 #define TCO_WDSTATUS            0x0e
  278 #define TCO_SW_IRQ_GEN          0x10
  279 #define TCO_TMR2                0x12 /* ICH6 and newer */
  280 #define TCO_REGSIZE             0x20
  281 
  282 /*
  283  * TCO timer tick.  ICH datasheets say:
  284  *  - The timer is clocked at approximately 0.6 seconds
  285  *  - 6 bit; values of 0-3 will be ignored and should not be attempted
  286  */
  287 static __inline int
  288 tcotimer_tick_to_second(int ltick)
  289 {
  290         return ltick * 6 / 10;
  291 }
  292 
  293 static __inline int
  294 tcotimer_second_to_tick(int ltick)
  295 {
  296         return ltick * 10 / 6;
  297 }
  298 
  299 #define TCOTIMER_MIN_TICK       4
  300 #define TCOTIMER2_MIN_TICK      2
  301 #define TCOTIMER_MAX_TICK       0x3f    /* 39 seconds max */
  302 #define TCOTIMER2_MAX_TICK      0x265   /* 613 seconds max */
  303 
  304 #endif /*  _DEV_IC_I82801LPCREG_H_ */

Cache object: cece6fe00127b36b92e0e23e544cc768


[ source navigation ] [ diff markup ] [ identifier search ] [ freetext search ] [ file search ] [ list types ] [ track identifier ]


This page is part of the FreeBSD/Linux Linux Kernel Cross-Reference, and was automatically generated using a modified version of the LXR engine.