The Design and Implementation of the FreeBSD Operating System, Second Edition
Now available: The Design and Implementation of the FreeBSD Operating System (Second Edition)


[ source navigation ] [ diff markup ] [ identifier search ] [ freetext search ] [ file search ] [ list types ] [ track identifier ]

FreeBSD/Linux Kernel Cross Reference
sys/dev/mii/nsphyreg.h

Version: -  FREEBSD  -  FREEBSD-13-STABLE  -  FREEBSD-13-0  -  FREEBSD-12-STABLE  -  FREEBSD-12-0  -  FREEBSD-11-STABLE  -  FREEBSD-11-0  -  FREEBSD-10-STABLE  -  FREEBSD-10-0  -  FREEBSD-9-STABLE  -  FREEBSD-9-0  -  FREEBSD-8-STABLE  -  FREEBSD-8-0  -  FREEBSD-7-STABLE  -  FREEBSD-7-0  -  FREEBSD-6-STABLE  -  FREEBSD-6-0  -  FREEBSD-5-STABLE  -  FREEBSD-5-0  -  FREEBSD-4-STABLE  -  FREEBSD-3-STABLE  -  FREEBSD22  -  l41  -  OPENBSD  -  linux-2.6  -  MK84  -  PLAN9  -  xnu-8792 
SearchContext: -  none  -  3  -  10 

    1 /*      $OpenBSD: nsphyreg.h,v 1.4 2008/06/26 05:42:16 ray Exp $        */
    2 /*      $NetBSD: nsphyreg.h,v 1.1 1998/08/10 23:58:39 thorpej Exp $     */
    3 
    4 /*-
    5  * Copyright (c) 1998 The NetBSD Foundation, Inc.
    6  * All rights reserved.
    7  *
    8  * This code is derived from software contributed to The NetBSD Foundation
    9  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
   10  * NASA Ames Research Center.
   11  *
   12  * Redistribution and use in source and binary forms, with or without
   13  * modification, are permitted provided that the following conditions
   14  * are met:
   15  * 1. Redistributions of source code must retain the above copyright
   16  *    notice, this list of conditions and the following disclaimer.
   17  * 2. Redistributions in binary form must reproduce the above copyright
   18  *    notice, this list of conditions and the following disclaimer in the
   19  *    documentation and/or other materials provided with the distribution.
   20  *
   21  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
   22  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
   23  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
   24  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
   25  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
   26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
   27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
   28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
   29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
   30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
   31  * POSSIBILITY OF SUCH DAMAGE.
   32  */
   33 
   34 #ifndef _DEV_MII_NSPHYREG_H_
   35 #define _DEV_MII_NSPHYREG_H_
   36 
   37 /*
   38  * National Semiconductor DP83840 Ethernet PHY register definitions
   39  * Further documentation can be found at:
   40  *      http://www.national.com/pf/DP/DP83840A.html
   41  */
   42 
   43 #define MII_NSPHY_DCR           0x12    /* Disconnect counter */
   44 
   45 #define MII_NSPHY_FCSCR         0x13    /* False carrier sense counter */
   46 
   47 #define MII_NSPHY_RECR          0x15    /* Receive error counter */
   48 
   49 #define MII_NSPHY_SRR           0x16    /* Silicon revision */
   50 
   51 #define MII_NSPHY_PCR           0x17    /* PCS sub-layer configuration */
   52 #define PCR_NRZI                0x8000  /* NRZI encoding enabled for 100TX */
   53 #define PCR_DESCRTOSEL          0x4000  /* descrambler t/o select (2ms) */
   54 #define PCR_DESCRTODIS          0x2000  /* descrambler t/o disable */
   55 #define PCR_REPEATER            0x1000  /* repeater mode */
   56 #define PCR_ENCSEL              0x0800  /* encoder mode select */
   57 #define PCR_TXREADYSEL          0x0400  /* use internal txrdy signal */
   58 #define PCR_CONGCTRL            0x0100  /* congestion control */
   59 #define PCR_CLK25MDIS           0x0080  /* CLK25M disable */
   60 #define PCR_FLINK100            0x0040  /* force good link in 100mbps */
   61 #define PCR_CIMDIS              0x0020  /* carrier integrity monitor disable */
   62 #define PCR_TXOFF               0x0010  /* force transmit off */
   63 #define PCR_LED1MODE            0x0004  /* LED1 mode: see below */
   64 #define PCR_LED4MODE            0x0002  /* LED4 mode: see below */
   65 
   66 /*
   67  * LED1 Mode:
   68  *
   69  *      1       LED1 output configured to PAR's CON_STATUS, useful for
   70  *              network management in 100baseTX mode.
   71  *
   72  *      0       Normal LED1 operation - 10baseTX and 100baseTX transmission
   73  *              activity.
   74  *
   75  * LED4 Mode:
   76  *
   77  *      1       LED4 output configured to indicate full-duplex in both
   78  *              10baseT and 100baseTX modes.
   79  *
   80  *      0       LED4 output configured to indicate polarity in 10baseT
   81  *              mode and full-duplex in 100baseTX mode.
   82  */
   83 
   84 #define MII_NSPHY_LBREMR        0x18    /* Loopback, bypass, error mask */
   85 #define LBREMR_BADSSDEN         0x8000  /* enable bad SSD detection */
   86 #define LBREMR_BP4B5B           0x4000  /* bypass 4b/5b encoding */
   87 #define LBREMR_BPSCR            0x2000  /* bypass scrambler */
   88 #define LBREMR_BPALIGN          0x1000  /* bypass alignment function */
   89 #define LBREMR_10LOOP           0x0800  /* 10baseT loopback */
   90 #define LBREMR_LB1              0x0200  /* loopback ctl 1 */
   91 #define LBREMR_LB0              0x0100  /* loopback ctl 0 */
   92 #define LBREMR_ALTCRS           0x0040  /* alt crs operation */
   93 #define LBREMR_LOOPXMTDIS       0x0020  /* disable transmit in 100TX loopbk */
   94 #define LBREMR_CODEERR          0x0010  /* code errors */
   95 #define LBREMR_PEERR            0x0008  /* premature end errors */
   96 #define LBREMR_LINKERR          0x0004  /* link errors */
   97 #define LBREMR_PKTERR           0x0002  /* packet errors */
   98 
   99 #define MII_NSPHY_PAR           0x19    /* Physical address and status */
  100 #define PAR_DISCRSJAB           0x0800  /* disable car sense during jab */
  101 #define PAR_ANENSTAT            0x0400  /* autoneg mode status */
  102 #define PAR_FEFIEN              0x0100  /* far end fault enable */
  103 #define PAR_FDX                 0x0080  /* full duplex status */
  104 #define PAR_10                  0x0040  /* 10mbps mode */
  105 #define PAR_CON                 0x0020  /* connect status */
  106 #define PAR_AMASK               0x001f  /* PHY address bits */
  107 
  108 #define MII_NSPHY_10BTSR        0x1b    /* 10baseT status */
  109 #define MII_NSPHY_10BTCR        0x1c    /* 10baseT configuration */
  110 
  111 #endif /* _DEV_MII_NSPHYREG_H_ */

Cache object: b78fb040aa5442e510910ae2a96bd9fe


[ source navigation ] [ diff markup ] [ identifier search ] [ freetext search ] [ file search ] [ list types ] [ track identifier ]


This page is part of the FreeBSD/Linux Linux Kernel Cross-Reference, and was automatically generated using a modified version of the LXR engine.