1 /*-
2 * Copyright (c) 1991 The Regents of the University of California.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 4. Neither the name of the University nor the names of its contributors
14 * may be used to endorse or promote products derived from this software
15 * without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 *
29 * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91
30 * $FreeBSD$
31 */
32
33 #ifndef _MACHINE_SPECIALREG_H_
34 #define _MACHINE_SPECIALREG_H_
35
36 /*
37 * Bits in 386 special registers:
38 */
39 #define CR0_PE 0x00000001 /* Protected mode Enable */
40 #define CR0_MP 0x00000002 /* "Math" (fpu) Present */
41 #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */
42 #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */
43 #define CR0_PG 0x80000000 /* PaGing enable */
44
45 /*
46 * Bits in 486 special registers:
47 */
48 #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */
49 #define CR0_WP 0x00010000 /* Write Protect (honor page protect in
50 all modes) */
51 #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */
52 #define CR0_NW 0x20000000 /* Not Write-through */
53 #define CR0_CD 0x40000000 /* Cache Disable */
54
55 /*
56 * Bits in PPro special registers
57 */
58 #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */
59 #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */
60 #define CR4_TSD 0x00000004 /* Time stamp disable */
61 #define CR4_DE 0x00000008 /* Debugging extensions */
62 #define CR4_PSE 0x00000010 /* Page size extensions */
63 #define CR4_PAE 0x00000020 /* Physical address extension */
64 #define CR4_MCE 0x00000040 /* Machine check enable */
65 #define CR4_PGE 0x00000080 /* Page global enable */
66 #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */
67 #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */
68 #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */
69 #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */
70
71 /*
72 * Bits in AMD64 special registers. EFER is 64 bits wide.
73 */
74 #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */
75
76 /*
77 * CPUID instruction features register
78 */
79 #define CPUID_FPU 0x00000001
80 #define CPUID_VME 0x00000002
81 #define CPUID_DE 0x00000004
82 #define CPUID_PSE 0x00000008
83 #define CPUID_TSC 0x00000010
84 #define CPUID_MSR 0x00000020
85 #define CPUID_PAE 0x00000040
86 #define CPUID_MCE 0x00000080
87 #define CPUID_CX8 0x00000100
88 #define CPUID_APIC 0x00000200
89 #define CPUID_B10 0x00000400
90 #define CPUID_SEP 0x00000800
91 #define CPUID_MTRR 0x00001000
92 #define CPUID_PGE 0x00002000
93 #define CPUID_MCA 0x00004000
94 #define CPUID_CMOV 0x00008000
95 #define CPUID_PAT 0x00010000
96 #define CPUID_PSE36 0x00020000
97 #define CPUID_PSN 0x00040000
98 #define CPUID_CLFSH 0x00080000
99 #define CPUID_B20 0x00100000
100 #define CPUID_DS 0x00200000
101 #define CPUID_ACPI 0x00400000
102 #define CPUID_MMX 0x00800000
103 #define CPUID_FXSR 0x01000000
104 #define CPUID_SSE 0x02000000
105 #define CPUID_XMM 0x02000000
106 #define CPUID_SSE2 0x04000000
107 #define CPUID_SS 0x08000000
108 #define CPUID_HTT 0x10000000
109 #define CPUID_TM 0x20000000
110 #define CPUID_IA64 0x40000000
111 #define CPUID_PBE 0x80000000
112
113 #define CPUID2_SSE3 0x00000001
114 #define CPUID2_PCLMULQDQ 0x00000002
115 #define CPUID2_DTES64 0x00000004
116 #define CPUID2_MON 0x00000008
117 #define CPUID2_DS_CPL 0x00000010
118 #define CPUID2_VMX 0x00000020
119 #define CPUID2_SMX 0x00000040
120 #define CPUID2_EST 0x00000080
121 #define CPUID2_TM2 0x00000100
122 #define CPUID2_SSSE3 0x00000200
123 #define CPUID2_CNXTID 0x00000400
124 #define CPUID2_FMA 0x00001000
125 #define CPUID2_CX16 0x00002000
126 #define CPUID2_XTPR 0x00004000
127 #define CPUID2_PDCM 0x00008000
128 #define CPUID2_PCID 0x00020000
129 #define CPUID2_DCA 0x00040000
130 #define CPUID2_SSE41 0x00080000
131 #define CPUID2_SSE42 0x00100000
132 #define CPUID2_X2APIC 0x00200000
133 #define CPUID2_MOVBE 0x00400000
134 #define CPUID2_POPCNT 0x00800000
135 #define CPUID2_TSCDLT 0x01000000
136 #define CPUID2_AESNI 0x02000000
137 #define CPUID2_XSAVE 0x04000000
138 #define CPUID2_OSXSAVE 0x08000000
139 #define CPUID2_AVX 0x10000000
140 #define CPUID2_F16C 0x20000000
141 #define CPUID2_RDRAND 0x40000000
142 #define CPUID2_HV 0x80000000
143
144 /*
145 * Important bits in the Thermal and Power Management flags
146 * CPUID.6 EAX and ECX.
147 */
148 #define CPUTPM1_SENSOR 0x00000001
149 #define CPUTPM1_TURBO 0x00000002
150 #define CPUTPM1_ARAT 0x00000004
151 #define CPUTPM2_EFFREQ 0x00000001
152
153 /*
154 * Important bits in the AMD extended cpuid flags
155 */
156 #define AMDID_SYSCALL 0x00000800
157 #define AMDID_MP 0x00080000
158 #define AMDID_NX 0x00100000
159 #define AMDID_EXT_MMX 0x00400000
160 #define AMDID_FFXSR 0x01000000
161 #define AMDID_PAGE1GB 0x04000000
162 #define AMDID_RDTSCP 0x08000000
163 #define AMDID_LM 0x20000000
164 #define AMDID_EXT_3DNOW 0x40000000
165 #define AMDID_3DNOW 0x80000000
166
167 #define AMDID2_LAHF 0x00000001
168 #define AMDID2_CMP 0x00000002
169 #define AMDID2_SVM 0x00000004
170 #define AMDID2_EXT_APIC 0x00000008
171 #define AMDID2_CR8 0x00000010
172 #define AMDID2_ABM 0x00000020
173 #define AMDID2_SSE4A 0x00000040
174 #define AMDID2_MAS 0x00000080
175 #define AMDID2_PREFETCH 0x00000100
176 #define AMDID2_OSVW 0x00000200
177 #define AMDID2_IBS 0x00000400
178 #define AMDID2_XOP 0x00000800
179 #define AMDID2_SKINIT 0x00001000
180 #define AMDID2_WDT 0x00002000
181 #define AMDID2_LWP 0x00008000
182 #define AMDID2_FMA4 0x00010000
183 #define AMDID2_NODE_ID 0x00080000
184 #define AMDID2_TBM 0x00200000
185 #define AMDID2_TOPOLOGY 0x00400000
186
187 /*
188 * CPUID instruction 1 eax info
189 */
190 #define CPUID_STEPPING 0x0000000f
191 #define CPUID_MODEL 0x000000f0
192 #define CPUID_FAMILY 0x00000f00
193 #define CPUID_EXT_MODEL 0x000f0000
194 #define CPUID_EXT_FAMILY 0x0ff00000
195 #define CPUID_TO_MODEL(id) \
196 ((((id) & CPUID_MODEL) >> 4) | \
197 ((((id) & CPUID_FAMILY) >= 0x600) ? \
198 (((id) & CPUID_EXT_MODEL) >> 12) : 0))
199 #define CPUID_TO_FAMILY(id) \
200 ((((id) & CPUID_FAMILY) >> 8) + \
201 ((((id) & CPUID_FAMILY) == 0xf00) ? \
202 (((id) & CPUID_EXT_FAMILY) >> 20) : 0))
203
204 /*
205 * CPUID instruction 1 ebx info
206 */
207 #define CPUID_BRAND_INDEX 0x000000ff
208 #define CPUID_CLFUSH_SIZE 0x0000ff00
209 #define CPUID_HTT_CORES 0x00ff0000
210 #define CPUID_LOCAL_APIC_ID 0xff000000
211
212 /*
213 * CPUID instruction 0xb ebx info.
214 */
215 #define CPUID_TYPE_INVAL 0
216 #define CPUID_TYPE_SMT 1
217 #define CPUID_TYPE_CORE 2
218
219 /*
220 * AMD extended function 8000_0007h edx info
221 */
222 #define AMDPM_TS 0x00000001
223 #define AMDPM_FID 0x00000002
224 #define AMDPM_VID 0x00000004
225 #define AMDPM_TTP 0x00000008
226 #define AMDPM_TM 0x00000010
227 #define AMDPM_STC 0x00000020
228 #define AMDPM_100MHZ_STEPS 0x00000040
229 #define AMDPM_HW_PSTATE 0x00000080
230 #define AMDPM_TSC_INVARIANT 0x00000100
231 #define AMDPM_CPB 0x00000200
232
233 /*
234 * AMD extended function 8000_0008h ecx info
235 */
236 #define AMDID_CMP_CORES 0x000000ff
237 #define AMDID_COREID_SIZE 0x0000f000
238 #define AMDID_COREID_SIZE_SHIFT 12
239
240 /*
241 * CPUID manufacturers identifiers
242 */
243 #define AMD_VENDOR_ID "AuthenticAMD"
244 #define CENTAUR_VENDOR_ID "CentaurHauls"
245 #define CYRIX_VENDOR_ID "CyrixInstead"
246 #define INTEL_VENDOR_ID "GenuineIntel"
247 #define NEXGEN_VENDOR_ID "NexGenDriven"
248 #define NSC_VENDOR_ID "Geode by NSC"
249 #define RISE_VENDOR_ID "RiseRiseRise"
250 #define SIS_VENDOR_ID "SiS SiS SiS "
251 #define TRANSMETA_VENDOR_ID "GenuineTMx86"
252 #define UMC_VENDOR_ID "UMC UMC UMC "
253
254 /*
255 * Model-specific registers for the i386 family
256 */
257 #define MSR_P5_MC_ADDR 0x000
258 #define MSR_P5_MC_TYPE 0x001
259 #define MSR_TSC 0x010
260 #define MSR_P5_CESR 0x011
261 #define MSR_P5_CTR0 0x012
262 #define MSR_P5_CTR1 0x013
263 #define MSR_IA32_PLATFORM_ID 0x017
264 #define MSR_APICBASE 0x01b
265 #define MSR_EBL_CR_POWERON 0x02a
266 #define MSR_TEST_CTL 0x033
267 #define MSR_BIOS_UPDT_TRIG 0x079
268 #define MSR_BBL_CR_D0 0x088
269 #define MSR_BBL_CR_D1 0x089
270 #define MSR_BBL_CR_D2 0x08a
271 #define MSR_BIOS_SIGN 0x08b
272 #define MSR_PERFCTR0 0x0c1
273 #define MSR_PERFCTR1 0x0c2
274 #define MSR_MPERF 0x0e7
275 #define MSR_APERF 0x0e8
276 #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */
277 #define MSR_MTRRcap 0x0fe
278 #define MSR_BBL_CR_ADDR 0x116
279 #define MSR_BBL_CR_DECC 0x118
280 #define MSR_BBL_CR_CTL 0x119
281 #define MSR_BBL_CR_TRIG 0x11a
282 #define MSR_BBL_CR_BUSY 0x11b
283 #define MSR_BBL_CR_CTL3 0x11e
284 #define MSR_SYSENTER_CS_MSR 0x174
285 #define MSR_SYSENTER_ESP_MSR 0x175
286 #define MSR_SYSENTER_EIP_MSR 0x176
287 #define MSR_MCG_CAP 0x179
288 #define MSR_MCG_STATUS 0x17a
289 #define MSR_MCG_CTL 0x17b
290 #define MSR_EVNTSEL0 0x186
291 #define MSR_EVNTSEL1 0x187
292 #define MSR_THERM_CONTROL 0x19a
293 #define MSR_THERM_INTERRUPT 0x19b
294 #define MSR_THERM_STATUS 0x19c
295 #define MSR_IA32_MISC_ENABLE 0x1a0
296 #define MSR_IA32_TEMPERATURE_TARGET 0x1a2
297 #define MSR_DEBUGCTLMSR 0x1d9
298 #define MSR_LASTBRANCHFROMIP 0x1db
299 #define MSR_LASTBRANCHTOIP 0x1dc
300 #define MSR_LASTINTFROMIP 0x1dd
301 #define MSR_LASTINTTOIP 0x1de
302 #define MSR_ROB_CR_BKUPTMPDR6 0x1e0
303 #define MSR_MTRRVarBase 0x200
304 #define MSR_MTRR64kBase 0x250
305 #define MSR_MTRR16kBase 0x258
306 #define MSR_MTRR4kBase 0x268
307 #define MSR_PAT 0x277
308 #define MSR_MC0_CTL2 0x280
309 #define MSR_MTRRdefType 0x2ff
310 #define MSR_MC0_CTL 0x400
311 #define MSR_MC0_STATUS 0x401
312 #define MSR_MC0_ADDR 0x402
313 #define MSR_MC0_MISC 0x403
314 #define MSR_MC1_CTL 0x404
315 #define MSR_MC1_STATUS 0x405
316 #define MSR_MC1_ADDR 0x406
317 #define MSR_MC1_MISC 0x407
318 #define MSR_MC2_CTL 0x408
319 #define MSR_MC2_STATUS 0x409
320 #define MSR_MC2_ADDR 0x40a
321 #define MSR_MC2_MISC 0x40b
322 #define MSR_MC3_CTL 0x40c
323 #define MSR_MC3_STATUS 0x40d
324 #define MSR_MC3_ADDR 0x40e
325 #define MSR_MC3_MISC 0x40f
326 #define MSR_MC4_CTL 0x410
327 #define MSR_MC4_STATUS 0x411
328 #define MSR_MC4_ADDR 0x412
329 #define MSR_MC4_MISC 0x413
330
331 /*
332 * Constants related to MSR's.
333 */
334 #define APICBASE_RESERVED 0x000006ff
335 #define APICBASE_BSP 0x00000100
336 #define APICBASE_ENABLED 0x00000800
337 #define APICBASE_ADDRESS 0xfffff000
338
339 /*
340 * PAT modes.
341 */
342 #define PAT_UNCACHEABLE 0x00
343 #define PAT_WRITE_COMBINING 0x01
344 #define PAT_WRITE_THROUGH 0x04
345 #define PAT_WRITE_PROTECTED 0x05
346 #define PAT_WRITE_BACK 0x06
347 #define PAT_UNCACHED 0x07
348 #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i)))
349 #define PAT_MASK(i) PAT_VALUE(i, 0xff)
350
351 /*
352 * Constants related to MTRRs
353 */
354 #define MTRR_UNCACHEABLE 0x00
355 #define MTRR_WRITE_COMBINING 0x01
356 #define MTRR_WRITE_THROUGH 0x04
357 #define MTRR_WRITE_PROTECTED 0x05
358 #define MTRR_WRITE_BACK 0x06
359 #define MTRR_N64K 8 /* numbers of fixed-size entries */
360 #define MTRR_N16K 16
361 #define MTRR_N4K 64
362 #define MTRR_CAP_WC 0x0000000000000400
363 #define MTRR_CAP_FIXED 0x0000000000000100
364 #define MTRR_CAP_VCNT 0x00000000000000ff
365 #define MTRR_DEF_ENABLE 0x0000000000000800
366 #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400
367 #define MTRR_DEF_TYPE 0x00000000000000ff
368 #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000
369 #define MTRR_PHYSBASE_TYPE 0x00000000000000ff
370 #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000
371 #define MTRR_PHYSMASK_VALID 0x0000000000000800
372
373 /*
374 * Cyrix configuration registers, accessible as IO ports.
375 */
376 #define CCR0 0xc0 /* Configuration control register 0 */
377 #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is
378 non-cacheable */
379 #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */
380 #define CCR0_A20M 0x04 /* Enables A20M# input pin */
381 #define CCR0_KEN 0x08 /* Enables KEN# input pin */
382 #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */
383 #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold
384 state */
385 #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set
386 assoc */
387 #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */
388
389 #define CCR1 0xc1 /* Configuration control register 1 */
390 #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */
391 #define CCR1_SMI 0x02 /* Enables SMM pins */
392 #define CCR1_SMAC 0x04 /* System management memory access */
393 #define CCR1_MMAC 0x08 /* Main memory access */
394 #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */
395 #define CCR1_SM3 0x80 /* SMM address space address region 3 */
396
397 #define CCR2 0xc2
398 #define CCR2_WB 0x02 /* Enables WB cache interface pins */
399 #define CCR2_SADS 0x02 /* Slow ADS */
400 #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */
401 #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */
402 #define CCR2_WT1 0x10 /* WT region 1 */
403 #define CCR2_WPR1 0x10 /* Write-protect region 1 */
404 #define CCR2_BARB 0x20 /* Flushes write-back cache when entering
405 hold state. */
406 #define CCR2_BWRT 0x40 /* Enables burst write cycles */
407 #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */
408
409 #define CCR3 0xc3
410 #define CCR3_SMILOCK 0x01 /* SMM register lock */
411 #define CCR3_NMI 0x02 /* Enables NMI during SMM */
412 #define CCR3_LINBRST 0x04 /* Linear address burst cycles */
413 #define CCR3_SMMMODE 0x08 /* SMM Mode */
414 #define CCR3_MAPEN0 0x10 /* Enables Map0 */
415 #define CCR3_MAPEN1 0x20 /* Enables Map1 */
416 #define CCR3_MAPEN2 0x40 /* Enables Map2 */
417 #define CCR3_MAPEN3 0x80 /* Enables Map3 */
418
419 #define CCR4 0xe8
420 #define CCR4_IOMASK 0x07
421 #define CCR4_MEM 0x08 /* Enables momory bypassing */
422 #define CCR4_DTE 0x10 /* Enables directory table entry cache */
423 #define CCR4_FASTFPE 0x20 /* Fast FPU exception */
424 #define CCR4_CPUID 0x80 /* Enables CPUID instruction */
425
426 #define CCR5 0xe9
427 #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */
428 #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */
429 #define CCR5_LBR1 0x10 /* Local bus region 1 */
430 #define CCR5_ARREN 0x20 /* Enables ARR region */
431
432 #define CCR6 0xea
433
434 #define CCR7 0xeb
435
436 /* Performance Control Register (5x86 only). */
437 #define PCR0 0x20
438 #define PCR0_RSTK 0x01 /* Enables return stack */
439 #define PCR0_BTB 0x02 /* Enables branch target buffer */
440 #define PCR0_LOOP 0x04 /* Enables loop */
441 #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to
442 serialize pipe. */
443 #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */
444 #define PCR0_BTBRT 0x40 /* Enables BTB test register. */
445 #define PCR0_LSSER 0x80 /* Disable reorder */
446
447 /* Device Identification Registers */
448 #define DIR0 0xfe
449 #define DIR1 0xff
450
451 /*
452 * Machine Check register constants.
453 */
454 #define MCG_CAP_COUNT 0x000000ff
455 #define MCG_CAP_CTL_P 0x00000100
456 #define MCG_CAP_EXT_P 0x00000200
457 #define MCG_CAP_CMCI_P 0x00000400
458 #define MCG_CAP_TES_P 0x00000800
459 #define MCG_CAP_EXT_CNT 0x00ff0000
460 #define MCG_CAP_SER_P 0x01000000
461 #define MCG_STATUS_RIPV 0x00000001
462 #define MCG_STATUS_EIPV 0x00000002
463 #define MCG_STATUS_MCIP 0x00000004
464 #define MCG_CTL_ENABLE 0xffffffffffffffff
465 #define MCG_CTL_DISABLE 0x0000000000000000
466 #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4)
467 #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4)
468 #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4)
469 #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4)
470 #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */
471 #define MC_STATUS_MCA_ERROR 0x000000000000ffff
472 #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000
473 #define MC_STATUS_OTHER_INFO 0x01ffffff00000000
474 #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */
475 #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */
476 #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */
477 #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */
478 #define MC_STATUS_PCC 0x0200000000000000
479 #define MC_STATUS_ADDRV 0x0400000000000000
480 #define MC_STATUS_MISCV 0x0800000000000000
481 #define MC_STATUS_EN 0x1000000000000000
482 #define MC_STATUS_UC 0x2000000000000000
483 #define MC_STATUS_OVER 0x4000000000000000
484 #define MC_STATUS_VAL 0x8000000000000000
485 #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */
486 #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */
487 #define MC_CTL2_THRESHOLD 0x0000000000007fff
488 #define MC_CTL2_CMCI_EN 0x0000000040000000
489
490 /*
491 * The following four 3-byte registers control the non-cacheable regions.
492 * These registers must be written as three separate bytes.
493 *
494 * NCRx+0: A31-A24 of starting address
495 * NCRx+1: A23-A16 of starting address
496 * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
497 *
498 * The non-cacheable region's starting address must be aligned to the
499 * size indicated by the NCR_SIZE_xx field.
500 */
501 #define NCR1 0xc4
502 #define NCR2 0xc7
503 #define NCR3 0xca
504 #define NCR4 0xcd
505
506 #define NCR_SIZE_0K 0
507 #define NCR_SIZE_4K 1
508 #define NCR_SIZE_8K 2
509 #define NCR_SIZE_16K 3
510 #define NCR_SIZE_32K 4
511 #define NCR_SIZE_64K 5
512 #define NCR_SIZE_128K 6
513 #define NCR_SIZE_256K 7
514 #define NCR_SIZE_512K 8
515 #define NCR_SIZE_1M 9
516 #define NCR_SIZE_2M 10
517 #define NCR_SIZE_4M 11
518 #define NCR_SIZE_8M 12
519 #define NCR_SIZE_16M 13
520 #define NCR_SIZE_32M 14
521 #define NCR_SIZE_4G 15
522
523 /*
524 * The address region registers are used to specify the location and
525 * size for the eight address regions.
526 *
527 * ARRx + 0: A31-A24 of start address
528 * ARRx + 1: A23-A16 of start address
529 * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx
530 */
531 #define ARR0 0xc4
532 #define ARR1 0xc7
533 #define ARR2 0xca
534 #define ARR3 0xcd
535 #define ARR4 0xd0
536 #define ARR5 0xd3
537 #define ARR6 0xd6
538 #define ARR7 0xd9
539
540 #define ARR_SIZE_0K 0
541 #define ARR_SIZE_4K 1
542 #define ARR_SIZE_8K 2
543 #define ARR_SIZE_16K 3
544 #define ARR_SIZE_32K 4
545 #define ARR_SIZE_64K 5
546 #define ARR_SIZE_128K 6
547 #define ARR_SIZE_256K 7
548 #define ARR_SIZE_512K 8
549 #define ARR_SIZE_1M 9
550 #define ARR_SIZE_2M 10
551 #define ARR_SIZE_4M 11
552 #define ARR_SIZE_8M 12
553 #define ARR_SIZE_16M 13
554 #define ARR_SIZE_32M 14
555 #define ARR_SIZE_4G 15
556
557 /*
558 * The region control registers specify the attributes associated with
559 * the ARRx addres regions.
560 */
561 #define RCR0 0xdc
562 #define RCR1 0xdd
563 #define RCR2 0xde
564 #define RCR3 0xdf
565 #define RCR4 0xe0
566 #define RCR5 0xe1
567 #define RCR6 0xe2
568 #define RCR7 0xe3
569
570 #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */
571 #define RCR_RCE 0x01 /* Enables caching for ARR7. */
572 #define RCR_WWO 0x02 /* Weak write ordering. */
573 #define RCR_WL 0x04 /* Weak locking. */
574 #define RCR_WG 0x08 /* Write gathering. */
575 #define RCR_WT 0x10 /* Write-through. */
576 #define RCR_NLB 0x20 /* LBA# pin is not asserted. */
577
578 /* AMD Write Allocate Top-Of-Memory and Control Register */
579 #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */
580 #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */
581 #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */
582
583 /* AMD64 MSR's */
584 #define MSR_EFER 0xc0000080 /* extended features */
585 #define MSR_HWCR 0xc0010015
586 #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */
587 #define MSR_MC0_CTL_MASK 0xc0010044
588
589 /* VIA ACE crypto featureset: for via_feature_rng */
590 #define VIA_HAS_RNG 1 /* cpu has RNG */
591
592 /* VIA ACE crypto featureset: for via_feature_xcrypt */
593 #define VIA_HAS_AES 1 /* cpu has AES */
594 #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */
595 #define VIA_HAS_MM 4 /* cpu has RSA instructions */
596 #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */
597
598 /* Centaur Extended Feature flags */
599 #define VIA_CPUID_HAS_RNG 0x000004
600 #define VIA_CPUID_DO_RNG 0x000008
601 #define VIA_CPUID_HAS_ACE 0x000040
602 #define VIA_CPUID_DO_ACE 0x000080
603 #define VIA_CPUID_HAS_ACE2 0x000100
604 #define VIA_CPUID_DO_ACE2 0x000200
605 #define VIA_CPUID_HAS_PHE 0x000400
606 #define VIA_CPUID_DO_PHE 0x000800
607 #define VIA_CPUID_HAS_PMM 0x001000
608 #define VIA_CPUID_DO_PMM 0x002000
609
610 /* VIA ACE xcrypt-* instruction context control options */
611 #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f
612 #define VIA_CRYPT_CWLO_ALG_M 0x00000070
613 #define VIA_CRYPT_CWLO_ALG_AES 0x00000000
614 #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080
615 #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000
616 #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080
617 #define VIA_CRYPT_CWLO_NORMAL 0x00000000
618 #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100
619 #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000
620 #define VIA_CRYPT_CWLO_DECRYPT 0x00000200
621 #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */
622 #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */
623 #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */
624
625 #endif /* !_MACHINE_SPECIALREG_H_ */
Cache object: 8d3663d09e74e9c7a1b3eec680a2fe46
|